## **ISA MIPS**

## **Tabelas importantes**

| Hexadecimal      | Binary              | Hexadecimal      | Binary              | Hexadecimal      | Binary              | Hexadecimal      | Binary              |
|------------------|---------------------|------------------|---------------------|------------------|---------------------|------------------|---------------------|
| O <sub>hex</sub> | 0000 <sub>two</sub> | 4 <sub>hex</sub> | 0100 <sub>two</sub> | 8 <sub>hex</sub> | 1000 <sub>two</sub> | c <sub>hex</sub> | 1100 <sub>two</sub> |
| 1 <sub>hex</sub> | 0001 <sub>two</sub> | 5 <sub>hex</sub> | 0101 <sub>two</sub> | 9 <sub>hex</sub> | 1001 <sub>two</sub> | d <sub>hex</sub> | 1101 <sub>two</sub> |
| 2 <sub>hex</sub> | 0010 <sub>two</sub> | 6 <sub>hex</sub> | 0110 <sub>two</sub> | a <sub>hex</sub> | 1010 <sub>two</sub> | e <sub>hex</sub> | 1110 <sub>two</sub> |
| 3 <sub>hex</sub> | 0011 <sub>two</sub> | 7 <sub>hex</sub> | 0111 <sub>two</sub> | b <sub>hex</sub> | 1011 <sub>two</sub> | f <sub>hex</sub> | 1111 <sub>two</sub> |

| Name               | Register number | Usage                                        | Preserved on call? |
|--------------------|-----------------|----------------------------------------------|--------------------|
| \$zero             | 0               | The constant value 0                         | n.a.               |
| \$v0-\$v1          | 2–3             | Values for results and expression evaluation | no                 |
| \$a0 <b>-</b> \$a3 | 4–7             | Arguments                                    | no                 |
| \$t0-\$t7          | 8–15            | Temporaries                                  | no                 |
| \$s0 <b>-</b> \$s7 | 16-23           | Saved                                        | yes                |
| \$t8-\$t9          | 24–25           | More temporaries                             | no                 |
| \$gp               | 28              | Global pointer                               | yes                |
| \$sp               | 29              | Stack pointer                                | yes                |
| \$fp               | 30              | Frame pointer                                | yes                |
| \$ra               | 31              | Return address                               | yes                |

| Name       |        |        | Fie            | lds               | Comments |        |                                        |
|------------|--------|--------|----------------|-------------------|----------|--------|----------------------------------------|
| Field size | 6 bits | 5 bits | 5 bits         | 5 bits            | 5 bits   | 6 bits | All MIPS instructions are 32 bits long |
| R-format   | ор     | rs     | rt             | rd                | shamt    | funct  | Arithmetic instruction format          |
| I-format   | ор     | rs     | rt             | address/immediate |          | diate  | Transfer, branch, imm. format          |
| J-format   | ор     |        | target address |                   |          |        | Jump instruction format                |

Figuras extraídas do livro "Organização e Projeto de Computadores: A interface Hardware/Software" de David A. Patterson e John L. Hennessy

Copyright © 2014 Elsevier Inc. All rights reserved.

|        |                     |            | 0                     | p(31:26)                          |                       |                          |        |                         |
|--------|---------------------|------------|-----------------------|-----------------------------------|-----------------------|--------------------------|--------|-------------------------|
| 28–26  | 0(000)              | 1(001)     | 2(010)                | 3(011)                            | 4(100)                | 5(101)                   | 6(110) | 7(111)                  |
| 31-29  |                     |            |                       |                                   |                       |                          |        | J.                      |
| 0(000) | R-format            | Bltz/gez   | jump                  | jump & link                       | branch eq             | branch<br>ne             | blez   | bgtz                    |
| 1(001) | add<br>immediate    | addiu      | set less<br>than imm. | set less<br>than imm.<br>unsigned | andi                  | ori                      | xori   | load upper<br>immediate |
| 2(010) | TLB                 | FIPt       |                       |                                   |                       |                          |        |                         |
| 3(011) |                     |            |                       |                                   |                       |                          |        |                         |
| 4(100) | load byte           | load half  | lwl                   | load word                         | load byte<br>unsigned | load<br>half<br>unsigned | lwr    |                         |
| 5(101) | store byte          | store half | swl                   | store word                        |                       | 11                       | swr    |                         |
| 6(110) | Toad Tinked<br>word | Twcl       |                       |                                   |                       |                          |        |                         |
| 7(111) | store cond.<br>word | swcl       |                       |                                   |                       |                          |        |                         |
|        |                     |            |                       |                                   |                       |                          |        |                         |
|        |                     |            | op(31:26)=01          | .0000 (TLB), rs                   | (25:21)               |                          |        |                         |
| 23-21  | 0(000)              | 1(001)     | 2(010)                | 3(011)                            | 4(100)                | 5(101)                   | 6(110) | 7(111)                  |
| 25-24  |                     |            |                       |                                   |                       |                          |        |                         |
| 0(00)  | mfc0                |            | cfc0                  |                                   | mtc0                  |                          | ctc0   |                         |
| 1(01)  |                     |            |                       |                                   |                       |                          |        |                         |
| 2(10)  |                     |            |                       |                                   |                       |                          |        |                         |
| 3(11)  |                     |            |                       |                                   |                       |                          |        | ki i                    |

| op(31:26)=000000 (R-format), funct(5:0) |                       |        |                        |                      |         |        |        |              |
|-----------------------------------------|-----------------------|--------|------------------------|----------------------|---------|--------|--------|--------------|
| 2-0<br>5-3                              | 0(000)                | 1(001) | 2(010)                 | 3(011)               | 4(100)  | 5(101) | 6(110) | 7(111)       |
| 0(000)                                  | shift left<br>logical |        | shift right<br>logical | sra                  | sllv    |        | srlv   | srav         |
| 1(001)                                  | jump register         | jalr   |                        |                      | syscal1 | break  |        |              |
| 2(010)                                  | mfhi                  | mthi   | mflo                   | mt1o                 |         |        |        |              |
| 3(011)                                  | mult                  | multu  | div                    | divu                 |         |        |        |              |
| 4(100)                                  | add                   | addu   | subtract               | subu                 | and     | or     | xor    | not or (nor) |
| 5(101)                                  |                       |        | set 1.t.               | set 1.t.<br>unsigned |         |        |        |              |
| 6(110)                                  |                       |        |                        |                      |         |        |        |              |
| 7(111)                                  |                       |        |                        |                      |         |        |        |              |

Figuras extraídas do livro "Organização e Projeto de Computadores: A interface Hardware/Software" de David A. Patterson e John L. Hennessy

## **MIPS** operands

| Name                            | Example                                                                                | Comments                                                                                                                                                                                     |
|---------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 registers                    | \$s0-\$s7. \$t0-\$t9. \$zero.<br>\$a0-\$a3, \$v0-\$v1, \$gp, \$fp,<br>\$sp. \$ra, \$at | Fast locations for data. In MIPS, data must be in registers to perform arithmetic, register \$zero always equals 0, and register\$at is reserved by the assembler to handle large constants. |
| 2 <sup>30</sup> memory<br>words | Memory[0], Memory[4], ,<br>Memory[4294967292]                                          | Accessed only by data transfer instructions. MIPS uses byte addresses, so sequential word addresses differ by 4. Memory holds data structures, arrays, and spilled registers.                |

## MIPS assembly language

| Category      | Instruction                         | Example             | Meaning                                     | Comments                              |
|---------------|-------------------------------------|---------------------|---------------------------------------------|---------------------------------------|
|               | add                                 | add \$s1,\$s2,\$s3  | \$s1 = \$s2 + \$s3                          | Three register operands               |
| Arithmetic    | subtract                            | sub \$s1.\$s2.\$s3  | \$s1 = \$s2 - \$s3                          | Three register operands               |
|               | add immediate                       | addi \$s1,\$s2,20   | \$s1 = \$s2 + 20                            | Used to add constants                 |
|               | load word                           | 1w \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Word from memory to register          |
|               | store word                          | sw \$s1.20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Word from register to memory          |
|               | load half                           | 1h \$s1,20(\$s2)    | \$51 = Memory[\$52 + 20]                    | Halfword memory to register           |
|               | load half unsigned                  | 1hu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register           |
|               | store half                          | sh \$s1,20(\$s2)    | Memory[\$52 + 20] = \$51                    | Halfword register to memory           |
| Data          | load byte                           | 1b \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register          |
| transfer      | load byte unsigned                  | 1bu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register          |
|               | store byte                          | sb \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Byte from register to memory          |
|               | load linked word                    | 11 \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Load word as 1st half of atomic swap  |
|               | store condition, word               | sc \$s1,20(\$s2)    | Memory[\$s2+20]=\$s1;\$s1=0 or 1            | Store word as 2nd half of atomic swap |
|               | load upper immed.                   | lui \$s1.20         | \$s1 = 20 * 2 <sup>16</sup>                 | Loads constant in upper 16 bits       |
|               | and                                 | and \$s1,\$s2,\$s3  | \$s1 = \$s2 & \$s3                          | Three reg. operands; bit-by-bit AND   |
|               | or                                  | or \$s1,\$s2,\$s3   | \$s1 = \$s2   \$s3                          | Three reg. operands; bit-by-bit OR    |
|               | nor                                 | nor \$s1,\$s2,\$s3  | \$s1 = ~ (\$s2   \$s3)                      | Three reg. operands; bit-by-bit NOR   |
| Logical       | and immediate                       | andi \$s1,\$s2,20   | \$s1 = \$s2 & 20                            | Bit-by-bit AND reg with constant      |
|               | or immediate                        | ori \$s1.\$s2.20    | \$s1 = \$s2   20                            | Bit-by-bit OR reg with constant       |
|               | shift left logical                  | s11 \$s1,\$s2,10    | \$51 = \$52 << 10                           | Shift left by constant                |
|               | shift right logical                 | srl \$s1.\$s2,10    | \$s1 = \$s2 >> 10                           | Shift right by constant               |
|               | branch on equal                     | beq \$s1,\$s2,25    | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch        |
|               | branch on not equal                 | bne \$s1,\$s2,25    | if (\$s1!= \$s2) go to<br>PC + 4 + 100      | Not equal test; PC-relative           |
| Conditional   | set on less than                    | slt \$s1,\$s2,\$s3  | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beg, bne       |
| branch        | set on less than<br>unsigned        | sltu \$s1,\$s2,\$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than unsigned            |
|               | set less than immediate             | slti \$s1.\$s2.20   | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant            |
|               | set less than<br>immediate unsigned | sltiu \$s1,\$s2,20  | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant unsigned   |
|               | jump                                | j 2500              | go to 10000                                 | Jump to target address                |
| Unconditional | jump register                       | jr \$ra             | go to \$ra                                  | For switch, procedure return          |
| jump          | jump and link                       | ial 2500            | \$ra = PC + 4; go to 10000                  | For procedure call                    |

Figuras extraídas do livro "Organização e Projeto de Computadores: A interface Hardware/Software" de David A. Patterson e John L. Hennessy

Copyright © 2014 Elsevier Inc. All rights reserved.